1. Home
보도 자료

Siemens advances integrated circuit test and analysis at 5nm and below

2024년 7월 9일
Plano, Texas, USA

Siemens Digital Industries Software today introduced Tessent™ Hi-Res Chain software, a new tool designed to address the critical challenges faced by integrated circuit (IC) design and manufacturing teams in advanced technology nodes, where even minor process variations can significantly impact yield and time-to-market. 

As IC designs progress to more advanced nodes at 5nm and below, they become increasingly susceptible to manufacturing variations that can create defects and slow yield ramp. At these geometries, traditional failure analysis (FA) methods can require weeks or months of laboratory effort to investigate. Siemens’ new Tessent Hi-Res Chain tool addresses this problem by rapidly providing transistor-level isolation for scan chain defects. For advanced process nodes where yield ramp heavily relies on chain diagnosis, the new software can boost diagnosis resolution by more than 1.5x, reducing the need for costly extensive failure analysis cycles. 

"Tessent Hi-Res Chain represents a major leap forward in our ability to rapidly identify and address yield-limiting factors in advanced IC designs," said Ankur Gupta, vice president and general manager of the Digital Design Creation Platform division, Siemens Digital Industries Software. "By providing unprecedented accuracy and resolution in defect isolation, we're empowering our customers to accelerate their yield ramp and improve time-to-market for cutting-edge semiconductor products." 

By correlating design information and failure data from manufacturing tests with patterns from Tessent automatic test pattern generation (ATPG), Tessent Hi-Res Chain transforms failing test cycles into actionable insights. The solution employs layout-aware and cell-aware technology to pinpoint a defect's most probable failure mechanism, logic location, and physical location. 

Tessent Hi-Res Chain builds on Siemens' market-leading chain diagnosis capabilities, offering precise defect isolation, even for point defects deep within design control signal networks.  

The new solution maintains Tessent industry-leading accuracy rate, with over 80 percent of its generated reports consistently confirmed through FA processes using Tessent technology. This high level of reliability has made Tessent the go-to solution for yield ramping across multiple technology nodes. 

Tessent Hi-Res Chain is part of Siemens' comprehensive Tessent product family, which offers best-in-class solutions for IC test, functional monitoring, and silicon lifecycle management. These tools work in concert to provide the highest test coverage, accelerate yield ramp, and improve quality and reliability throughout the silicon lifecycle. 

For more information about Tessent Hi-Res Chain and Siemens' full suite of IC design and test solutions, visit www.siemens.com/tessent

지멘스 디지털 인더스트리 소프트웨어 소개

지멘스 디지털 인더스트리 소프트웨어는 규모에 상관없이 모든 기업들이 Siemens Xcelerator 비즈니스 플랫폼의 소프트웨어, 하드웨어, 서비스를 사용해 디지털 전환을 추진하도록 지원한다. 지멘스의 소프트웨어와 포괄적인 디지털 트윈을 통해 기업은 설계, 엔지니어링, 제조 프로세스를 최적화함으로써 오늘의 아이디어를 미래의 지속가능한 제품으로 만들어낼 수 있다. 칩부터 전체 시스템까지, 제품부터 프로세스까지, 모든 산업을 아우른다.Siemens Digital Industries Software – Accelerating transformation.

지멘스 관련 상표 목록은 여기에서 찾아볼 수 있다. 기타 상표는 해당 소유자에게 속한다.

언론 연락처